2009 | ||
---|---|---|
127 | Justin C. Sanchez, Renato J. O. Figueiredo, José A. B. Fortes, José Carlos Príncipe: Development of Symbiotic Brain-Machine Interfaces Using a Neurophysiology Cyberworkstation. HCI (2) 2009: 606-615 | |
126 | Xin Fu, Tao Li, José A. B. Fortes: Soft error vulnerability aware process variation mitigation. HPCA 2009: 93-104 | |
125 | Jing Xu, Ming Zhao, José A. B. Fortes: Cooperative Autonomic Management in Dynamic Distributed Systems. SSS 2009: 756-770 | |
124 | Katarzyna Keahey, Maurício O. Tsugawa, Andréa M. Matsunaga, José A. B. Fortes: Sky Computing. IEEE Internet Computing 13(5): 43-51 (2009) | |
2008 | ||
123 | John Strassner, Simon A. Dobson, José A. B. Fortes, Kumar K. Goswami: 2008 International Conference on Autonomic Computing, ICAC 2008, June 2-6, 2008, Chicago, Illinois, USA IEEE Computer Society 2008 | |
122 | Renato J. O. Figueiredo, P. Oscar Boykin, José A. B. Fortes, Tao Li, Jie-Kwon Peir, David Wolinsky, Lizy K. John, David R. Kaeli, David J. Lilja, Sally A. McKee, Gokhan Memik, Alain Roy, Gary S. Tyson: Archer: A Community Distributed Computing Infrastructure for Computer Architecture Research and Education. CollaborateCom 2008: 70-84 | |
121 | Xin Fu, Tao Li, José A. B. Fortes: Combined circuit and microarchitecture techniques for effective soft error robustness in SMT processors. DSN 2008: 137-146 | |
120 | Xin Fu, Wangyuan Zhang, Tao Li, José A. B. Fortes: Optimizing Issue Queue Reliability to Soft Errors on Simultaneous Multithreaded Architectures. ICPP 2008: 190-197 | |
119 | Xin Fu, Tao Li, José A. B. Fortes: NBTI tolerant microarchitecture design in the presence of process variation. MICRO 2008: 399-410 | |
118 | Xin Fu, Tao Li, José A. B. Fortes: ORBIT: Effective Issue Queue Soft-Error Vulnerability Mitigation on Simultaneous Multithreaded Architectures Using Operand Readiness-Based Instruction Dispatch. SBAC-PAD 2008: 71-78 | |
117 | Jing Xu, Ming Zhao, José A. B. Fortes, Robert Carpenter, Mazin S. Yousif: Autonomic resource management in virtualized data centers using fuzzy logic-based approaches. Cluster Computing 11(3): 213-227 (2008) | |
116 | Renato J. O. Figueiredo, P. Oscar Boykin, José A. B. Fortes, Tao Li, Jie-Kwon Peir, David Wolinsky, Lizy Kurian John, David R. Kaeli, David J. Lilja, Sally A. McKee, Gokhan Memik, Alain Roy, Gary S. Tyson: Archer: A Community Distributed Computing Infrastructure for Computer Architecture Research and Education CoRR abs/0807.1765: (2008) | |
2007 | ||
115 | Andréa M. Matsunaga, Maurício O. Tsugawa, José A. B. Fortes: Integration of text-based applications into service-oriented architectures for transnational digital government. DG.O 2007: 112-121 | |
114 | Jing Xu, Ming Zhao, José A. B. Fortes, Robert Carpenter, Mazin S. Yousif: On the Use of Fuzzy Modeling in Virtualized Data Center Management. ICAC 2007: 25 | |
113 | Wangyuan Zhang, Xin Fu, Tao Li, José A. B. Fortes: An Analysis of Microarchitecture Vulnerability to Soft Errors on Simultaneous Multithreaded Architectures. ISPASS 2007: 169-178 | |
112 | Jack DiGiovanna, Loris Marchal, Prapaporn Rattanatamrong, Ming Zhao, Shalom Darmanjian, Babak Mahmoudi, Justin C. Sanchez, José C. Príncipe, Linda Hermer-Vazquez, Renato J. O. Figueiredo, José A. B. Fortes: Towards Real-Time Distributed Signal Modeling for Brain-Machine Interfaces. International Conference on Computational Science (1) 2007: 964-971 | |
111 | Andréa M. Matsunaga, Maurício O. Tsugawa, Sumalatha Adabala, Renato J. O. Figueiredo, Herman Lam, José A. B. Fortes: Science gateways made easy: the In-VIGO approach. Concurrency and Computation: Practice and Experience 19(6): 905-919 (2007) | |
2006 | ||
110 | José A. B. Fortes, Ann Macintosh: Proceedings of the 7th Annual International Conference on Digital Government Research, DG.O 2006, San Diego, California, USA, May 21-24, 2006 Digital Government Research Center 2006 | |
109 | Maurício O. Tsugawa, Andréa M. Matsunaga, José A. B. Fortes: Virtualization technologies in transnational DG. DG.O 2006: 456-457 | |
108 | Maurício O. Tsugawa, José A. B. Fortes: A virtual network (ViNe) architecture for grid computing. IPDPS 2006 | |
107 | José A. B. Fortes: HCW panel: programming heterogeneous systems - Less pain! Better performance! IPDPS 2006 | |
106 | José A. B. Fortes, Renato J. O. Figueiredo, Linda Hermer-Vazquez, José Carlos Príncipe, Justin C. Sanchez: A New Architecture for Deriving Dynamic Brain-Machine Interfaces. International Conference on Computational Science (3) 2006: 546-553 | |
105 | Xin Fu, James Poe, Tao Li, José A. B. Fortes: Characterizing Microarchitecture Soft Error Vulnerability Phase Behavior. MASCOTS 2006: 147-155 | |
2005 | ||
104 | Jie Han, Erin Taylor, Jianbo Gao, José A. B. Fortes: Faults, Error Bounds and Reliability of Nanoelectronic Circuits. ASAP 2005: 247-253 | |
103 | José A. B. Fortes: Transnational digital government research project highlights. DG.O 2005: 171-172 | |
102 | Andréa M. Matsunaga, Maurício O. Tsugawa, José A. B. Fortes: Virtual machines in transnational digital government: a case study. DG.O 2005: 255-256 | |
101 | Andréa M. Matsunaga, Maurício O. Tsugawa, Ming Zhao, Liping Zhu, Vivekananthan Sanjeepan, Sumalatha Adabala, Renato J. O. Figueiredo, Herman Lam, José A. B. Fortes: On the Use of Virtualization and Service Technologies to Enable Grid-Computing. Euro-Par 2005: 1-12 | |
100 | Maurício O. Tsugawa, Andréa M. Matsunaga, Liping Zhu, Vivekananthan Sanjeepan, Herman Lam, Renato J. O. Figueiredo, José A. B. Fortes: In-VIGO virtual networks and virtual application services: automated grid-enabling and deployment of applications. HPDC 2005: 312-313 | |
99 | Jing Xu, Sumalatha Adabala, José A. B. Fortes: Towards Autonomic Virtual Applications in the In-VIGO System. ICAC 2005: 15-26 | |
98 | Vivekananthan Sanjeepan, Andréa M. Matsunaga, Liping Zhu, Herman Lam, José A. B. Fortes: A Service-Oriented, Scalable Approach to Grid-Enabling of Legacy Scientific Applications. ICWS 2005: 553-560 | |
97 | Yue Li, Tao Li, Tamer Kahveci, José A. B. Fortes: Workload Characterization of Bioinformatics Applications. MASCOTS 2005: 15-22 | |
96 | Liping Zhu, Andréa M. Matsunaga, Vivekananthan Sanjeepan, Herman Lam, José A. B. Fortes: Application Modeling and Representation for Automatic Grid-Enabling of Legacy Applications. e-Science 2005: 24-31 | |
95 | Sumalatha Adabala, Vineet Chadha, Puneet Chawla, Renato J. O. Figueiredo, José A. B. Fortes, Ivan Krsul, Andréa M. Matsunaga, Maurício O. Tsugawa, Jian Zhang, Ming Zhao, Liping Zhu, Xiaomin Zhu: From virtualized resources to virtual computing grids: the In-VIGO system. Future Generation Comp. Syst. 21(6): 896-909 (2005) | |
94 | Renato J. O. Figueiredo, Peter A. Dinda, José A. B. Fortes: Guest Editors' Introduction: Resource Virtualization Renaissance. IEEE Computer 38(5): 28-31 (2005) | |
93 | Jie Han, Jianbo Gao, Yan Qi, Pieter Jonker, José A. B. Fortes: Toward Hardware-Redundant, Fault-Tolerant Logic for Nanoelectronics. IEEE Design & Test of Computers 22(4): 328-339 (2005) | |
2004 | ||
92 | S. Su, José A. B. Fortes, T. R. Kasad, M. Patil, Andréa M. Matsunaga, Maurício O. Tsugawa, Violetta Cavalli-Sforza, Jaime G. Carbonell, Peter J. Jansen, W. Ward, R. Cole, Donald F. Towsley, Weifeng Chen, Annie I. Antón, Qingfeng He, C. McSweeney, L. deBrens, J. Ventura, P. Taveras, R. Connolly, C. Ortega, B. Piñeres, O. Brooks, M. Herrera: A Prototype System for Transnational Information Sharing and Process Coordination. DG.O 2004 | |
91 | S. Su, José A. B. Fortes, T. R. Kasad, M. Patil, Andréa M. Matsunaga, Maurício O. Tsugawa, Violetta Cavalli-Sforza, Jaime G. Carbonell, Peter J. Jansen, W. Ward, R. Cole, Donald F. Towsley, Weifeng Chen, Annie I. Antón, Qingfeng He, C. McSweeney, L. deBrens, J. Ventura, P. Taveras, R. Connolly, C. Ortega, B. Piñeres, O. Brooks, M. Herrera: A Prototype System for Transnational Information Sharing and Process Coordination: System Demo. DG.O 2004 | |
90 | José A. B. Fortes: Transnational Digital Government Research: Project Highlights. DG.O 2004 | |
89 | Wessam Hassanein, José A. B. Fortes, Rudolf Eigenmann: Data forwarding through in-memory precomputation threads. ICS 2004: 207-216 | |
88 | Sumalatha Adabala, Andréa M. Matsunaga, Maurício O. Tsugawa, Renato J. O. Figueiredo, José A. B. Fortes: Single Sign-On in In-VIGO: Role-Based Access via Delegation Mechanisms Using Short-Lived User Identities. IPDPS 2004 | |
87 | José A. B. Fortes: In-VIGO: Making the Grid Virtually Yours. NPC 2004: 3 | |
86 | Ivan Krsul, Arijit Ganguly, Jian Zhang, José A. B. Fortes, Renato J. O. Figueiredo: VMPlants: Providing and Managing Virtual Machine Execution Environments for Grid Computing. SC 2004: 7 | |
85 | Renato J. O. Figueiredo, Nirav H. Kapadia, José A. B. Fortes: Seamless Access to Decentralized Storage Services in Computational Grids via a Virtual File System. Cluster Computing 7(2): 113-122 (2004) | |
2003 | ||
84 | José A. B. Fortes: Case Study: Transnational Digital Government Research - Building Regional Partnerships. DG.O 2003 | |
83 | Rajesh Subramanyan, José Miguel-Alonso, José A. B. Fortes: A Reconfigurable Monitoring System for Large-Scale Network Computing. Euro-Par 2003: 98-108 | |
82 | Renato J. O. Figueiredo, Peter A. Dinda, José A. B. Fortes: A Case For Grid Computing On Virtual Machine. ICDCS 2003: 550-559 | |
81 | José A. B. Fortes: Future Challenges in VLSI Design. ISVLSI 2003: 5-7 | |
80 | Hyuk-Jae Lee, José A. B. Fortes: Generation of Injective and Reversible Modular Mappings. IEEE Trans. Parallel Distrib. Syst. 14(1): 1-12 (2003) | |
79 | Ali Raza Butt, Sumalatha Adabala, Nirav H. Kapadia, Renato J. O. Figueiredo, José A. B. Fortes: Grid-computing portals and security issues. J. Parallel Distrib. Comput. 63(10): 1006-1014 (2003) | |
2002 | ||
78 | José A. B. Fortes: Nanocomputing with Delays. ASAP 2002: 3- | |
77 | Sumalatha Adabala, José A. B. Fortes: An Online Heuristic for Data Placement in Computer Systems with Active Disks. ICPP 2002: 219- | |
76 | Ali Raza Butt, Sumalatha Adabala, Nirav H. Kapadia, Renato J. O. Figueiredo, José A. B. Fortes: Fine-Grain Access Control for Securing Shared Resources in Computational Grids. IPDPS 2002 | |
2001 | ||
75 | Dolors Royo, Luis Díaz de Cerio, Nirav H. Kapadia, José A. B. Fortes: Active Yellow Pages: A Pipelined Resource Management Architecture for Wide-Area Network Computing. HPDC 2001: 147-157 | |
74 | Renato J. O. Figueiredo, Nirav H. Kapadia, José A. B. Fortes: The PUNCH Virtual File System: Seamless Access to Decentralized Storage Services in a Computational Grid. HPDC 2001: 334- | |
73 | Renato J. O. Figueiredo, José A. B. Fortes: Hardware Support for Extracting Coarse-Grain Speculative Parallelism in Distributed Shared-Memory Multiprocesors. ICPP 2001: 214-226 | |
72 | Nirav H. Kapadia, Renato J. O. Figueiredo, José A. B. Fortes: Enhancing the Scalability and Usability of Computational Grids via Logical User Accounts and Virtual. IPDPS 2001: 82 | |
71 | Jeffrey P. Bradford, José A. B. Fortes: Characterization and Parallelization of Decision-Tree Induction. J. Parallel Distrib. Comput. 61(3): 322-349 (2001) | |
2000 | ||
70 | Renato J. O. Figueiredo, José A. B. Fortes: Impact of Heterogeneity on DSM Performance. HPCA 2000: 26- | |
69 | Sumalatha Adabala, Nirav H. Kapadia, José A. B. Fortes: Interfacing Wide-Area Network Computing and Cluster Management Software: Condor, DQS and PBS via PUNCH. HPDC 2000: 306-307 | |
68 | Rajesh Subramanyan, José Miguel-Alonso, José A. B. Fortes: A Scalable SNMP-Based Distributed Monitoring System For Heterogeneous Network Computing. SC 2000 | |
67 | Sumalatha Adabala, Nirav H. Kapadia, José A. B. Fortes: Performance and Interoperability Issues in Incorporating Cluster Management Systems Within a Wide-Area Network-Computing Environment. SC 2000 | |
66 | Insung Park, Nirav H. Kapadia, Renato J. O. Figueiredo, Rudolf Eigenmann, José A. B. Fortes: Towards an Integrated, Web-executable Parallel Programming Tool Environment. SC 2000 | |
65 | Renato J. O. Figueiredo, Jeffrey P. Bradford, José A. B. Fortes: Improving the Performance of Heterogeneous DSMs via Multithreading. VECPAR 2000: 168-180 | |
64 | Nirav H. Kapadia, José A. B. Fortes, Mark S. Lundstrom: The Purdue University network-computing hubs: running unmodified simulation tools via the WWW. ACM Trans. Model. Comput. Simul. 10(1): 39-57 (2000) | |
63 | Nirav H. Kapadia, Renato J. O. Figueiredo, José A. B. Fortes: PUNCH: Web Portal for Running Tools. IEEE Micro 20(3): 38-47 (2000) | |
1999 | ||
62 | Nirav H. Kapadia, José A. B. Fortes, Carla E. Brodley: Predictive Application-Performance Modeling in a Computational Grid Environment. HPDC 1999 | |
61 | Nirav H. Kapadia, José A. B. Fortes, Mark S. Lundstrom: Statewide Enterprise Computing with the Purdue University Network-Computing Hubs. ICEIS 1999: 657-664 | |
60 | Thomas J. Downar, Rudolf Eigenmann, José A. B. Fortes: Issues and Approaches in Parallel Multi-Component and Multi-Physics Simulations. PDPTA 1999: 916-922 | |
59 | Nirav H. Kapadia, José A. B. Fortes: PUNCH: An architecture for Web-enabled wide-area network-computing. Cluster Computing 2(2): 153-164 (1999) | |
58 | Hasan Cam, José A. B. Fortes: Work-Efficient Routing Algorithms for Rearrangeable Symmetrical Networks. IEEE Trans. Parallel Distrib. Syst. 10(7): 733-741 (1999) | |
1998 | ||
57 | Zina Ben-Miled, José A. B. Fortes, Rudolf Eigenmann, Valerie E. Taylor: On the Implementation of Broadcast, Scatter and Gather in a Heterogeneous Architecture. HICSS (3) 1998: 216-225 | |
56 | Nirav H. Kapadia, José A. B. Fortes: On the Design of a Demand-Based Network-Computing System: The Purdue University Network-Computing Hub. HPDC 1998: 71-80 | |
55 | Nirav H. Kapadia, Carla E. Brodley, José A. B. Fortes, Mark S. Lundstrom: Resource-Usage Prediction for Demand-Based Network-Computing. SRDS 1998: 372-377 | |
54 | Renato J. O. Figueiredo, José A. B. Fortes, Zina Ben-Miled: Spatial Data Locality with Respect to Degree of Parallelism in Processor-and-Memory Hierarchies. VECPAR 1998: 396-410 | |
53 | José Miguel-Alonso, Agustin Arruabarrena, Ramón Beivide, José A. B. Fortes: An evaluation of implementations of the CMB parallel simulation algorithm on distributed memory multicomputers. Journal of Systems Architecture 44(6-7): 519-545 (1998) | |
52 | Hyuk-Jae Lee, José A. B. Fortes: Automatic Generation of Modular Time-Space Mappings and Data Alignments. VLSI Signal Processing 19(2): 195-208 (1998) | |
1997 | ||
51 | Zina Ben-Miled, José A. B. Fortes, Rudolf Eigenmann, Valerie E. Taylor: Towards the Design of a Heterogeneous Hierarchical Machine: A Simulation Approach. Annual Simulation Symposium 1997: 126-136 | |
50 | Hemal V. Shah, José A. B. Fortes: Effects of Dynamic Task Distributions on the Performance of a Class of Irregular Computations. ICPP 1997: 242- | |
49 | Hyuk-Jae Lee, José A. B. Fortes: Automatic generation of injective modular mappings. ICPP 1997: 417- | |
48 | Hyuk-Jae Lee, James P. Robertson, José A. B. Fortes: Generalized Cannon's Algorithm for Parallel Matrix Multiplication. International Conference on Supercomputing 1997: 44-51 | |
47 | Meenakshi A. Kandaswamy, Valerie E. Taylor, Rudolf Eigenmann, José A. B. Fortes: Implicit Finite Element Applications: A Case for Matching the Number of Processors to the Dynamics of the Program Execution. PPSC 1997 | |
46 | Hyuk-Jae Lee, José A. B. Fortes: Communication-Minimal Partitioning and Data Alignment for Affine Nested Loops. Comput. J. 40(6): 302-310 (1997) | |
45 | Hemal V. Shah, José A. B. Fortes: Efficient techniques for performing an irregular computation on distributed memory machines. Int. J. Systems Science 28(11): 1101-1113 (1997) | |
44 | Hyuk-Jae Lee, José A. B. Fortes: Modular Mappings and Data Distribution Independent Computations. Parallel Processing Letters 7(2): 169-180 (1997) | |
1996 | ||
43 | Hyuk-Jae Lee, José A. B. Fortes: Automatic Generation of Modular Mappings. ASAP 1996: 155-164 | |
42 | José Miguel-Alonso, Agustin Arruabarrena, Ramón Beivide, José A. B. Fortes: An Empirical Evaluation of Techniques for Parallel Discrete-Event Simulation of Interconnection Networks. PDP 1996: 219-226 | |
1995 | ||
41 | Hyuk-Jae Lee, José A. B. Fortes: Data Alignments for Modular Time-Space Mappings of BLAS-like Algorithms. ASAP 1995: 34- | |
40 | Hyuk-Jae Lee, José A. B. Fortes: Conditions of Blocked BLAS-like Algorithms for Data Alignment and Communication Minimization. ICPP (3) 1995: 220-223 | |
39 | Nirav H. Kapadia, José A. B. Fortes: Block-Row Sparse Matrix-Vector Multiplication on SIMD Machines. ICPP (3) 1995: 34-41 | |
38 | Hemal V. Shah, José A. B. Fortes: Relaxation and Hybrid Approaches to Gröbner Basis Computation on Distributed Memory Machines. ICPP (3) 1995: 68-75 | |
37 | Hyuk-Jae Lee, José A. B. Fortes: Toward data distribution independent parallel matrix multiplication. IPPS 1995: 436-440 | |
36 | Hasan Cam, José A. B. Fortes: A Fast VLSI-Efficient Self-Routing Permutation Network. IEEE Trans. Computers 44(3): 448-453 (1995) | |
35 | Hasan Cam, José A. B. Fortes: Frames: A Simple Characterization of Permutations Realized by Frequently Used Networks. IEEE Trans. Computers 44(5): 695-697 (1995) | |
1994 | ||
34 | Josep Llosa, Mateo Valero, José A. B. Fortes, Eduard Ayguadé: Using Sacks to Organize Registers in VLIW Machines. CONPAR 1994: 628-639 | |
33 | Jordi Cortadella, José A. B. Fortes, Edward A. Lee: Design and Prototyping of Digital Signal Processing (DSP) Systems: Introduction. HICSS (1) 1994: 56-57 | |
32 | James B. Armstrong, Howard Jay Siegel, William E. Cohen, Min Tan, Henry G. Dietz, José A. B. Fortes: Dynamic Task Migration from SPMD to SIMD Virtual Machines. ICPP 1994: 160-169 | |
31 | José A. B. Fortes, Benjamin W. Wah, Weijia Shang, Kumar N. Ganapathy: Algorithm-Specific Parallel Processing with Linear Processor Arrays. Advances in Computers 38: 197-245 (1994) | |
30 | Weijia Shang, Matthew T. O'Keefe, José A. B. Fortes: On Loop Transformations for Generalized Cycle Shrinking. IEEE Trans. Parallel Distrib. Syst. 5(2): 193-204 (1994) | |
1993 | ||
29 | Gene Saghi, Howard Jay Siegel, José A. B. Fortes: On the Practical Application of a Quantitative Model of System Reconfiguration Due to a Fault. ICPP 1993: 248-252 | |
28 | José A. B. Fortes: Matching algorithms and architectures. Microprocessing and Microprogramming 38(1-5): 15 (1993) | |
1992 | ||
27 | Gene Saghi, Howard Jay Siegel, José A. B. Fortes: On the Viability of a Quantitative Model of System Reconfiguration Due to a Fault. ICPP (1) 1992: 233-242 | |
26 | Hasan Cam, José A. B. Fortes: Fault-Tolerant Self-Routing Permutation Networks. ICPP (1) 1992: 243-247 | |
25 | Zhenhui Yang, Weijia Shang, José A. B. Fortes: Conflict-Free Scheduling of Nested Loop Algorithms on Lower Dimensional Processor Arrays. IPPS 1992: 156-164 | |
24 | Matthew T. O'Keefe, José A. B. Fortes, Benjamin W. Wah: On the Relationship Between Two Systolic Array Design Mehodologies. IEEE Trans. Computers 41(12): 1589-1593 (1992) | |
23 | Weijia Shang, José A. B. Fortes: Independent Partitioning of Algorithms with Uniform Dependencies. IEEE Trans. Computers 41(2): 190-206 (1992) | |
22 | Darwen Rau, José A. B. Fortes, Howard Jay Siegel: Destination Tag Routing Techniques Based on a State Model for the IADM Network. IEEE Trans. Computers 41(3): 274-285 (1992) | |
21 | Noé Lopez-Benitez, José A. B. Fortes: Detailed Modeling and Reliability Analysis of Fault-Tolerant Processor Arrays. IEEE Trans. Computers 41(9): 1193-1200 (1992) | |
20 | Weijia Shang, José A. B. Fortes: On Time Mapping of Uniform Dependence Algorithms into Lower Dimensional Processor Arrays. IEEE Trans. Parallel Distrib. Syst. 3(3): 350-363 (1992) | |
1991 | ||
19 | Weijia Shang, Matthew T. O'Keefe, José A. B. Fortes: Generalized cycle shrinking. Algorithms and Parallel VLSI Architectures 1991: 131-144 | |
18 | Weijia Shang, Matthew T. O'Keefe, José A. B. Fortes: On Loop Transformations for Generalized Cycle Shrinking. ICPP (2) 1991: 132-141 | |
17 | Weijia Shang, José A. B. Fortes: Time Optimal Linear Schedules for Algorithms with Uniform Dependencies. IEEE Trans. Computers 40(6): 723-742 (1991) | |
1990 | ||
16 | Weijia Shang, José A. B. Fortes: Time-Optimal and Conflict-Free Mappings of Uniform Dependence Algorithms into Lower Dimensional Processor Arrays. ICPP (1) 1990: 101-110 | |
15 | Mengly Chean, José A. B. Fortes: A Taxonomy of Reconfiguration Techniques for Fault-Tolerant Processor Arrays. IEEE Computer 23(1): 55-69 (1990) | |
14 | Mengly Chean, José A. B. Fortes: The Full-Use-of-Suitable-Spares (FUSS) Approach to Hardware Reconfiguration for Fault-Tolerant Processor Arrays. IEEE Trans. Computers 39(4): 564-571 (1990) | |
1989 | ||
13 | Fernando J. Nuñez, José A. B. Fortes: Performance of Connectionist Learning Algorithms on 2-D SIMD Processor Arrays. NIPS 1989: 810-817 | |
12 | José A. B. Fortes, S. Y. Kung: Introduction. VLSI Signal Processing 1(2): 93-94 (1989) | |
11 | Weijia Shang, José A. B. Fortes: On the optimality of linear schedules. VLSI Signal Processing 1(3): 209-220 (1989) | |
1988 | ||
10 | Weijia Shang, José A. B. Fortes: Independent Partitioning of Algorithms With Uniform Data Dependencies. ICPP (2) 1988: 26-33 | |
9 | Darwen Rau, José A. B. Fortes, Howard Jay Siegel: Destination Tag Routing Techniques Based on a State Model for the IADM Network. ISCA 1988: 318-324 | |
8 | William W. Carlson, José A. B. Fortes: On the Performance of Combined Data Flow and Control Flow Systems: Experiments Using Two Iterative Algorithms. J. Parallel Distrib. Comput. 5(4): 359-382 (1988) | |
1987 | ||
7 | William W. Carlson, José A. B. Fortes: On the Performance of Combined Data Flow and Control Flow Systems: Experiments Using Two Iterative Algorithms. ICPP 1987: 671-679 | |
1986 | ||
6 | José A. B. Fortes, M. Arif Samad: DEFT: A Design for Testability Expert System. FJCC 1986: 899-908 | |
5 | Matthew T. O'Keefe, José A. B. Fortes: A Comparative Study of Two Systematic Design Methodologies for Systolic Arrays. ICPP 1986: 672-675 | |
4 | M. Arif Samad, José A. B. Fortes: Explanation Capabilities in DEFT : A Design-For-Testability Expert System. ITC 1986: 954-963 | |
3 | Dan I. Moldovan, José A. B. Fortes: Partitioning and Mapping Algorithms into Fixed Size Systolic Arrays. IEEE Trans. Computers 35(1): 1-12 (1986) | |
1985 | ||
2 | José A. B. Fortes, C. S. Raghavendra: Gracefully Degradable Processor Arrays. IEEE Trans. Computers 34(11): 1033-1044 (1985) | |
1984 | ||
1 | José A. B. Fortes, Dan I. Moldovan: Data Broadcasting in Linearly Scheduled Array Processors. ISCA 1984: 224-231 |